欢迎访问ic37.com |
会员登录 免费注册
发布采购
所在地: 型号: 精确
  • 批量询价
  •  
  • 供应商
  • 型号
  • 数量
  • 厂商
  • 封装
  • 批号
  • 交易说明
  • 询价
  •  
  • 北京元坤伟业科技有限公司

         该会员已使用本站17年以上

  • 49F002NT-90
  • 数量-
  • 厂家-
  • 封装-
  • 批号-
  • -
  • QQ:857273081QQ:857273081 复制
    QQ:1594462451QQ:1594462451 复制
  • 010-62104931、62106431、62104891、62104791 QQ:857273081QQ:1594462451
更多
  • 49F002NT-90图
  • 深圳市一线半导体有限公司

     该会员已使用本站15年以上
  • 49F002NT-90
  • 数量16000 
  • 厂家原厂品牌 
  • 封装原厂外观 
  • 批号 
  • 全新原装部分现货其他订货
  • QQ:2881493920QQ:2881493920 复制
    QQ:2881493921QQ:2881493921 复制
  • 0755-88608801多线 QQ:2881493920QQ:2881493921
  • 49F002NT-90JC图
  • 深圳市一线半导体有限公司

     该会员已使用本站11年以上
  • 49F002NT-90JC
  • 数量16000 
  • 厂家原厂品牌 
  • 封装原厂外观 
  • 批号 
  • 全新原装部分现货其他订货
  • QQ:2881493920QQ:2881493920 复制
    QQ:2881493921QQ:2881493921 复制
  • 0755-88608801多线 QQ:2881493920QQ:2881493921

产品型号49F010的Datasheet PDF文件预览

Features  
Single Voltage Operation  
- 5V Read  
- 5V Reprogramming  
Fast Read Access Time - 45 ns  
Internal Program Control and Timer  
8K bytes Boot Block With Lockout  
Fast Erase Cycle Time - 10 seconds  
Byte By Byte Programming - 10 µs/Byte  
Hardware Data Protection  
DATA Polling For End Of Program Detection  
Low Power Dissipation  
1-Megabit  
(128K x 8)  
5-volt Only  
CMOS Flash  
Memory  
- 30 mA Active Current  
- 100 µA CMOS Standby Current  
Typical 10,000 Write Cycles  
Description  
The AT49F010/HF010 are 5-volt-only in-system programmable and erasable Flash  
Memories. Their 1-megabit of memory is organized as 131,072 words by 8 bits. Manu-  
factured with Atmel’s advanced nonvolatile CMOS technology, the devices offer ac-  
cess times to 45 ns (HF version) with a power dissipation of just 165 mW over the  
commercial temperature range. When the device is deselected, the CMOS standby  
current is less than 100 µA.  
AT49F010  
AT49HF010  
To allow for simple in-system reprogrammability, the AT49F010/HF010 does not re-  
quire high input voltages for programming. Five-volt-only commands determine the  
read and programming operation of the device. Reading data out of the device is  
similar to reading from an EPROM. Reprogramming the AT49F010/HF010 is per-  
formed by erasing the entire 1 megabit of memory and then programming on a byte  
by byte basis. The byte programming time is a fast 50 µs. The end of a program cycle  
can be optionally detected by the DATA polling feature. Once the end of a byte pro-  
AT49F010/HF010  
(continued)  
DIP Top View  
Pin Configurations  
Pin Name Function  
A0 - A16  
CE  
Addresses  
Chip Enable  
Output Enable  
Write Enable  
OE  
WE  
I/O0 - I/O7 Data Inputs/Outputs  
NC  
No Connect  
PLCC Top View  
TSOP Top View  
Type 1  
0852AX–5/97  
gram cycle has been detected, a new access for a read or  
program can begin. The typical number of program and  
erase cycles is in excess of 10,000 cycles.  
The optional 8K bytes boot block section includes a repro-  
gramming write lock out feature to provide data integrity.  
The boot sector is designed to contain user secure code,  
Block Diagram  
Device Operation  
READ: The AT49F010/HF010 is accessed like an  
EPROM. When CE and OE are low and WE is high, the  
data stored at the memory location determined by the ad-  
dress pins is asserted on the outputs. The outputs are put  
in the high impedance state whenever CE or OE is high.  
This dual-line control gives designers flexibility in prevent-  
ing bus contention.  
cle time. The DATA polling feature may also be used to  
indicate the end of a program cycle.  
BOOT BLOCK PROGRAMMING LOCKOUT: The de-  
vice has one designated block that has a programming  
lockout feature. This feature prevents programming of  
data in the designated block once the feature has been  
enabled. The size of the block is 8K bytes. This block, re-  
ferred to as the boot block, can contain secure code that  
is used to bring up the system. Enabling the lockout fea-  
ture will allow the boot code to stay in the device while data  
in the rest of the device is updated. This feature does not  
have to be activated; the boot block’s usage as a write  
protected region is optional to the user. The address range  
of the boot block is 00000H to 01FFFH.  
ERASURE: Before a byte can be reprogrammed, the  
128K bytes memory array (or 120K bytes if the boot block  
featured is used) must be erased. The erased state of the  
memory bits is a logical “1". The entire device can be  
erased at one time by using a 6-byte software code. The  
chip erase code consists of 6-byte load commands to spe-  
cific address locations with a specific data pattern (please  
refer to the Chip Erase Cycle Waveforms).  
Once the feature is enabled, the data in the boot block can  
no longer be erased or programmed. Data in the main  
memory block can still be changed through the regular  
programming method. To activate the lockout feature, a  
series of six program commands to specific addresses  
with specific data must be performed. Please refer to the  
Command Definitions table.  
After the chip erase has been initiated, the device will in-  
ternally time the erase operation so that no external clocks  
are required. The maximum time needed to erase the  
whole chip is t . If the boot block lockout feature has  
EC  
been enabled, the data in the boot sector will not be  
erased.  
BYTE PROGRAMMING: Once the memory array is  
erased, the device is programmed (to a logical “0") on a  
byte-by-byte basis. Please note that a data ”0" cannot be  
programmed back to a “1"; only erase operations can con-  
vert ”0"s to “1"s. Programming is accomplished via the in-  
ternal device command register and is a 4 bus cycle op-  
eration (please refer to the Command Definitions table).  
The device will automatically generate the required inter-  
nal program pulses.  
BOOT BLOCK LOCKOUT DETECTION: A software  
method is available to determine if programming of the  
boot block section is locked out. When the device is in the  
software product identification mode (see Software Prod-  
uct Identification Entry and Exit sections) a read from ad-  
dress location 00002H will show if programming the boot  
block is locked out. If the data on I/O0 is low, the boot  
block can be programmed; if the data on I/O0 is high, the  
program lockout feature has been activated and the block  
cannot be programmed. The software product identifica-  
tion code should be used to return to standard operation.  
The program cycle has addresses latched on the falling  
edge of WE or CE, whichever occurs last, and the data  
latched on the rising edge of WE or CE, whichever occurs  
first. Programming is completed after the specified t cy-  
BP  
2
AT49F010/HF010  
AT49F010/HF010  
PRODUCT IDENTIFICATION: The product identification  
mode identifies the device and manufacturer as Atmel. It  
may be accessed by hardware or software operation. The  
hardware operation mode can be used by an external pro-  
grammer to identify the correct programming algorithm for  
the Atmel product.  
TOGGLE BIT: In addition to DATA polling the  
AT49F010/HF010 provides another method for determin-  
ing the end of a program or erase cycle. During a program  
or erase operation, successive attempts to read data from  
the device will result in I/O6 toggling between one and  
zero. Once the program cycle has completed, I/O6 will  
stop toggling and valid data will be read. Examining the  
toggle bit may begin at any time during a program cycle.  
For details, see Operating Modes (for hardware operation)  
or Software Product Identification. The manufacturer and  
device code is the same for both modes.  
HARDWARE DATA PROTECTION: Hardware features  
protect against inadvertent programs to the  
DATA POLLING: The AT49F010/HF010 features DATA  
polling to indicate the end of a program cycle. During a  
program cycle an attempted read of the last byte loaded  
will result in the complement of the loaded data on I/O7.  
Once the program cycle has been completed, true data is  
valid on all outputs and the next cycle may begin. DATA  
polling may begin at any time during the program cycle.  
AT49F010/HF010 in the following ways: (a) V sense: if  
CC  
V
is below 3.8V (typical), the program function is inhib-  
CC  
ited. (b) Program inhibit: holding any one of OE low, CE  
high or WE high inhibits program cycles. (c) Noise filter:  
Pulses of less than 15 ns (typical) on the WE or CE inputs  
will not initiate a program cycle.  
Command Definition (in Hex)  
Command Bus  
Sequence Cycles  
1st Bus  
Cycle  
2nd Bus  
Cycle  
3rd Bus  
Cycle  
4th Bus  
Cycle  
5th Bus  
Cycle  
6th Bus  
Cycle  
Addr  
Data  
DOUT  
AA  
Addr  
Data  
Addr  
Data  
Addr  
Data  
Addr  
Data  
Addr  
Data  
1
6
Addr  
5555  
Read  
2AAA  
2AAA  
55  
55  
5555  
5555  
80  
A0  
5555  
Addr  
AA  
2AAA  
2AAA  
55  
5555  
5555  
10  
Chip Erase  
Byte  
Program  
4
6
3
3
1
5555  
5555  
5555  
5555  
XXXX  
AA  
AA  
AA  
AA  
F0  
DIN  
Boot Block  
Lockout  
2AAA  
2AAA  
2AAA  
55  
55  
55  
5555  
5555  
5555  
80  
90  
F0  
5555  
AA  
55  
40  
(1)  
Product ID  
Entry  
Product ID  
(2)  
Exit  
Product ID  
(2)  
Exit  
Notes: 1. The 8K byte boot sector has the address range 00000H to 01FFFH.  
2. Either one of the Product ID exit commands can be used.  
Absolute Maximum Ratings*  
Temperature Under Bias................. -55°C to +125°C  
Storage Temperature...................... -65°C to +150°C  
All Input Voltages  
(including NC Pins)  
with Respect to Ground ................... -0.6V to +6.25V  
*NOTICE: Stresses beyond those listed under “Absolute Maxi-  
mum Ratings” may cause permanent damage to the device.  
This is a stress rating only and functional operation of the  
device at these or any other conditions beyond those indi-  
cated in the operational sections of this specification is not  
implied. Exposure to absolute maximum rating conditions  
for extended periods may affect device reliability.  
All Output Voltages  
with Respect to Ground .............-0.6V to V  
Voltage on OE  
+ 0.6V  
CC  
with Respect to Ground ................... -0.6V to +13.5V  
3
DC and AC Operating Range  
AT49HF010-45 AT49HF010-55 AT49F010-70 AT49F010-90 AT49F010-12  
Com.  
Ind.  
0°C - 70°C  
-40°C - 85°C  
5V ± 10%  
0°C - 70°C  
-40°C - 85°C  
5V ± 10%  
0°C - 70°C  
-40°C - 85°C  
5V ± 10%  
0°C - 70°C  
-40°C - 85°C  
5V ± 10%  
0°C - 70°C  
-40°C - 85°C  
5V ± 10%  
Operating  
Temperature (Case)  
V
CC  
Power Supply  
Operating Modes  
Mode  
CE  
OE  
WE  
Ai  
Ai  
Ai  
X
I/O  
Read  
V
V
V
IL  
V
IH  
D
D
IL  
IL  
OUT  
IN  
(2)  
Program  
V
V
IH  
(1)  
IL  
Standby/Write Inhibit  
Program Inhibit  
V
IH  
X
X
High Z  
X
X
V
IH  
Program Inhibit  
X
X
V
X
IL  
Output Disable  
V
X
High Z  
IH  
Product Identification  
A1 - A16 = VIL, A9 = VH, (3)  
A0 = VIL  
(4)  
Manufacturer Code  
Hardware  
V
V
IL  
V
IH  
IL  
A1 - A16 = VIL, A9 = VH, (3)  
A0 = VIH  
(4)  
Device Code  
(4)  
A0 = VIL, A1 - A16 = VIL  
A0 = VIH, A1 - A16 = VIL  
Manufacturer Code  
(5)  
Software  
(4)  
Device Code  
Notes: 1. X can be VIL or VIH.  
4. Manufacturer Code: 1FH, Device Code: 17H  
5. See details under Software Product Identification Entry/Exit.  
2. Refer to AC Programming Waveforms.  
3. VH = 12.0V ± 0.5V.  
DC Characteristics  
Symbol  
Parameter  
Condition  
Min  
Max  
10  
Units  
µA  
µA  
µA  
µA  
mA  
mA  
mA  
V
I
LI  
Input Load Current  
Output Leakage Current  
V
V
= 0V to V  
CC  
IN  
I
I
I
I
= 0V to V  
CC  
10  
LO  
I/O  
Com.  
Ind.  
100  
300  
3
V
V
V
Standby Current CMOS  
Standby Current TTL  
Active Current  
CE = V - 0.3V to V  
CC CC  
SB1  
SB2  
CC  
CC  
CC  
CE = 2.0V to V  
CC  
Com.  
Ind.  
30  
(1)  
f = 5 MHz; I  
= 0 mA  
OUT  
CC  
40  
V
V
V
V
V
Input Low Voltage  
0.8  
IL  
Input High Voltage  
2.0  
V
IH  
Output Low Voltage  
Output High Voltage  
Output High Voltage CMOS  
I
= 2.1 mA  
.45  
V
OL  
OH1  
OH2  
OL  
OH  
OH  
I
I
= -400 µA  
= -100 µA; V = 4.5V  
2.4  
4.2  
V
V
CC  
Note: 1. In the erase mode, ICC is 90 mA.  
4
AT49F010/HF010  
AT49F010/HF010  
AC Read Characteristics  
AT49HF010-45 AT49HF010-55 AT49F010-70  
AT49F010-90  
AT49F010-12  
Units  
Symbol Parameter  
tACC Address to Output Delay  
Min  
Max  
Min  
Max  
Min  
Max  
Min  
Max  
Min  
Max  
45  
45  
25  
25  
55  
55  
30  
25  
70  
70  
35  
25  
90  
90  
40  
25  
120  
120  
50  
ns  
ns  
ns  
ns  
(1)  
tCE  
tOE  
tDF  
CE to Output Delay  
(2)  
OE to Output Delay  
CE or OE to Output Float  
0
0
0
0
(3, 4)  
0
0
0
0
0
0
30  
Output Hold from OE,  
CE or Address,  
whichever occurred first  
tOH  
0
0
ns  
AC Read Waveforms (1, 2, 3, 4)  
Notes: 1. CE may be delayed up to tACC - tCE after the address  
transition without impact on tACC  
3. tDF is specified from OE or CE whichever occurs first  
(CL = 5 pF).  
.
2. OE may be delayed up to tCE - tOE after the falling  
edge of CE without impact on tCE or by tACC - tOE  
4. This parameter is characterized and is not 100% tested.  
after an address change without impact on tACC  
.
Output Test Load  
Input Test Waveforms and  
Measurement Level  
70/90/120 ns  
45 ns / 55 ns  
t , t < 5 ns  
R
F
Pin Capacitance (f = 1 MHz, T = 25°C) (1)  
Typ  
Max  
6
Units  
pF  
Conditions  
C
C
4
8
V
V
= 0V  
IN  
IN  
12  
pF  
= 0V  
OUT  
OUT  
Note: 1. This parameter is characterized and is not 100% tested.  
5
AC Byte Load Characteristics  
Symbol  
Parameter  
Min  
0
Max  
Units  
ns  
t
t
t
t
t
t
t
t
, t  
Address, OE Set-up Time  
Address Hold Time  
AS OES  
50  
0
ns  
AH  
CS  
CH  
WP  
DS  
Chip Select Set-up Time  
Chip Select Hold Time  
Write Pulse Width (WE or CE)  
Data Set-up Time  
ns  
0
ns  
90  
50  
0
ns  
ns  
, t  
Data, OE Hold Time  
Write Pulse Width High  
ns  
DH OEH  
90  
ns  
WPH  
AC Byte Load Waveforms  
WE Controlled  
CE Controlled  
6
AT49F010/HF010  
AT49F010/HF010  
Program Cycle Characteristics  
Symbol  
Parameter  
Min  
Typ  
Max  
Units  
µs  
t
t
t
t
t
t
t
t
Byte Programming Time  
Address Set-up Time  
Address Hold Time  
Data Set-up Time  
Data Hold Time  
10  
50  
BP  
0
ns  
AS  
50  
50  
0
ns  
AH  
ns  
DS  
DH  
WP  
WPH  
EC  
ns  
Write Pulse Width  
Write Pulse Width High  
Erase Cycle Time  
90  
90  
ns  
ns  
10  
seconds  
Program Cycle Waveforms  
Chip Erase Cycle Waveforms  
Note: OE must be high only when WE and CE are both low.  
7
Data Polling Characteristics (1)  
Symbol  
Parameter  
Min  
10  
Typ  
Max  
Units  
ns  
t
t
t
t
Data Hold Time  
OE Hold Time  
OE to Output Delay  
DH  
10  
ns  
OEH  
OE  
(2)  
ns  
Write Recovery Time  
0
ns  
WR  
Notes: 1. These parameters are characterized and not 100% tested.  
2. See tOE spec in AC Read Characteristics.  
Data Polling Waveforms  
Toggle Bit Characteristics (1)  
Symbol  
Parameter  
Min  
10  
Typ  
Max  
Units  
ns  
t
t
t
t
t
Data Hold Time  
OE Hold Time  
OE to Output Delay  
OE High Pulse  
DH  
10  
ns  
OEH  
OE  
(2)  
ns  
150  
0
ns  
OEHP  
WR  
Write Recovery Time  
ns  
Notes: 1. These parameters are characterized and not 100% tested.  
2. See tOE spec in AC Read Characteristics.  
Toggle Bit Waveforms (1, 2, 3)  
Notes: 1. Toggling either OE or CE or both OE and CE will  
operate toggle bit. The tOEHP specification must be  
met by the toggling input(s).  
2. Beginning and ending state of I/O6 will vary.  
3. Any address location may be used but the address  
should not vary.  
8
AT49F010/HF010  
AT49F010/HF010  
Software Product  
Boot Block Lockout  
Identification Entry (1)  
Feature Enable Algorithm(1)  
LOAD DATA AA  
TO  
LOAD DATA AA  
TO  
ADDRESS 5555  
ADDRESS 5555  
LOAD DATA 55  
TO  
LOAD DATA 55  
TO  
ADDRESS 2AAA  
ADDRESS 2AAA  
LOAD DATA 90  
TO  
LOAD DATA 80  
TO  
ADDRESS 5555  
ADDRESS 5555  
ENTER PRODUCT  
IDENTIFICATION  
MODE (2, 3, 5)  
LOAD DATA AA  
TO  
ADDRESS 5555  
LOAD DATA 55  
TO  
ADDRESS 2AAA  
Software Product  
Identification Exit (1)  
LOAD DATA 40  
TO  
ADDRESS 5555  
OR  
LOAD DATA AA  
LOAD DATA F0  
TO  
ANY ADDRESS  
TO  
PAUSE 1 second (2)  
ADDRESS 5555  
LOAD DATA 55  
TO  
ADDRESS 2AAA  
EXIT PRODUCT  
IDENTIFICATION  
MODE (4)  
Notes for boot block lockout feature enable:  
1. Data Format: I/O7 - I/O0 (Hex);  
Address Format: A14 - A0 (Hex).  
LOAD DATA F0  
TO  
ADDRESS 5555  
2. Boot block lockout feature enabled.  
EXIT PRODUCT  
IDENTIFICATION  
MODE (4)  
Notes for software product identification:  
1. Data Format: I/O7 - I/O0 (Hex);  
Address Format: A14 - A0 (Hex).  
2. A1 - A16 = VIL.  
Manufacture Code is read for A0 = VIL;  
Device Code is read for A0 = VIH.  
3. The device does not remain in identification mode if  
powered down.  
4. The device returns to standard operation mode.  
5. Manufacturer Code: 1FH  
Device Code: 17H  
9
Ordering Information (1)  
t
I
(mA)  
ACC  
CC  
Ordering Code  
Package  
Operation Range  
(ns)  
Active  
Standby  
45  
30  
0.1  
0.1  
0.1  
0.1  
0.1  
0.3  
0.1  
0.3  
0.1  
0.3  
AT49HF010-45JC  
AT49HF010-45PC  
AT49HF010-45TC  
32J  
32P6  
32T  
Commercial  
(0° to 70°C)  
40  
30  
40  
30  
40  
30  
40  
30  
40  
AT49HF010-45JI  
AT49HF010-45PI  
AT49HF010-45TI  
32J  
32P6  
32T  
Industrial  
(-40° to 85°C)  
55  
70  
AT49HF010-55JC  
AT49HF010-55PC  
AT49HF010-55TC  
32J  
32P6  
32T  
Commercial  
(0° to 70°C)  
AT49HF010-55JI  
AT49HF010-55PI  
AT49HF010-55TI  
32J  
32P6  
32T  
Industrial  
(-40° to 85°C)  
AT49F010-70JC  
AT49F010-70PC  
AT49F010-70TC  
32J  
32P6  
32T  
Commercial  
(0° to 70°C)  
AT49F010-70JI  
AT49F010-70PI  
AT49F010-70TI  
32J  
32P6  
32T  
Industrial  
(-40° to 85°C)  
90  
AT49F010-90JC  
AT49F010-90PC  
AT49F010-90TC  
32J  
32P6  
32T  
Commercial  
(0° to 70°C)  
AT49F010-90JI  
AT49F010-90PI  
AT49F010-90TI  
32J  
32P6  
32T  
Industrial  
(-40° to 85°C)  
120  
AT49F010-12JC  
AT49F010-12PC  
AT49F010-12TC  
32J  
32P6  
32T  
Commercial  
(0° to 70°C)  
AT49F010-12JI  
AT49F010-12PI  
AT49F010-12TI  
32J  
32P6  
32T  
Industrial  
(-40° to 85°C)  
Note: 1. The AT49F010/HF010 has as optional boot block feature. The part number shown in the Ordering Information table is for  
devices with the boot block in the lower address range (i.e., 00000H to 01FFFH). Users requiring the boot block to be in  
the higher address range should contact Atmel.  
Package Type  
32J  
32 Lead, Plastic, J-Leaded Chip Carrier Package (PLCC)  
32 Lead, 0.600" Wide, Plastic Dual Inline Package (PDIP)  
32 Lead, Thin Small Outline Package (TSOP)  
32P6  
32T  
10 AT49F010/HF010  
配单直通车
49FCT20805NDGI产品参数
型号:49FCT20805NDGI
是否无铅: 不含铅
是否Rohs认证: 符合
生命周期:Active
零件包装代码:QFN
包装说明:HVQCCN, LCC20,.11SQ,16
针数:20
制造商包装代码:VFQFPN
Reach Compliance Code:compliant
ECCN代码:EAR99
HTS代码:8542.39.00.01
风险等级:5.73
系列:FCT
输入调节:STANDARD
JESD-30 代码:S-XQCC-N20
JESD-609代码:e3
长度:7 mm
逻辑集成电路类型:CLOCK DRIVER
最大I(ol):0.008 A
湿度敏感等级:1
功能数量:2
反相输出次数:
端子数量:20
实输出次数:5
最高工作温度:85 °C
最低工作温度:-40 °C
输出特性:3-STATE
封装主体材料:UNSPECIFIED
封装代码:HVQCCN
封装等效代码:LCC20,.11SQ,16
封装形状:SQUARE
封装形式:CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度):260
电源:2.5 V
Prop。Delay @ Nom-Sup:3 ns
传播延迟(tpd):3 ns
认证状态:Not Qualified
Same Edge Skew-Max(tskwd):0.27 ns
座面最大高度:1 mm
子类别:Clock Drivers
最大供电电压 (Vsup):2.7 V
最小供电电压 (Vsup):2.3 V
标称供电电压 (Vsup):2.5 V
表面贴装:YES
技术:CMOS
温度等级:INDUSTRIAL
端子面层:Matte Tin (Sn)
端子形式:NO LEAD
端子节距:0.4 mm
端子位置:QUAD
处于峰值回流温度下的最长时间:30
宽度:7 mm
Base Number Matches:1
  •  
  • 供货商
  • 型号 *
  • 数量*
  • 厂商
  • 封装
  • 批号
  • 交易说明
  • 询价
批量询价选中的记录已选中0条,每次最多15条。
 复制成功!